SPEC(R) CINT2006 Summary IBM Corporation IBM System x3250 (Intel Xeon X3220) Sat Dec 16 01:23:17 2006 CPU2006 License: 11 Test date: Jan-2007 Test sponsor: IBM Corporation Hardware availability: Feb-2007 Tested by: IBM Corporation Software availability: Aug-2006 Base Base Base Peak Peak Peak Benchmarks Ref. Run Time Ratio Ref. Run Time Ratio -------------- ------ --------- --------- ------ --------- --------- 400.perlbench 9770 552 17.7 S 400.perlbench 9770 551 17.7 S 400.perlbench 9770 552 17.7 * 401.bzip2 9650 736 13.1 S 401.bzip2 9650 735 13.1 S 401.bzip2 9650 735 13.1 * 403.gcc 8050 697 11.5 S 403.gcc 8050 695 11.6 S 403.gcc 8050 695 11.6 * 429.mcf 9120 445 20.5 S 429.mcf 9120 444 20.6 * 429.mcf 9120 441 20.7 S 445.gobmk 10490 665 15.8 S 445.gobmk 10490 664 15.8 * 445.gobmk 10490 664 15.8 S 456.hmmer 9330 918 10.2 S 456.hmmer 9330 918 10.2 S 456.hmmer 9330 918 10.2 * 458.sjeng 12100 814 14.9 S 458.sjeng 12100 812 14.9 S 458.sjeng 12100 813 14.9 * 462.libquantum 20720 1359 15.2 S 462.libquantum 20720 1338 15.5 * 462.libquantum 20720 1338 15.5 S 464.h264ref 22130 874 25.3 S 464.h264ref 22130 874 25.3 S 464.h264ref 22130 874 25.3 * 471.omnetpp 6250 489 12.8 S 471.omnetpp 6250 484 12.9 S 471.omnetpp 6250 486 12.9 * 473.astar 7020 590 11.9 S 473.astar 7020 589 11.9 S 473.astar 7020 589 11.9 * 483.xalancbmk 6900 366 18.9 S 483.xalancbmk 6900 365 18.9 * 483.xalancbmk 6900 365 18.9 S ============================================================================== 400.perlbench 9770 552 17.7 * 401.bzip2 9650 735 13.1 * 403.gcc 8050 695 11.6 * 429.mcf 9120 444 20.6 * 445.gobmk 10490 664 15.8 * 456.hmmer 9330 918 10.2 * 458.sjeng 12100 813 14.9 * 462.libquantum 20720 1338 15.5 * 464.h264ref 22130 874 25.3 * 471.omnetpp 6250 486 12.9 * 473.astar 7020 589 11.9 * 483.xalancbmk 6900 365 18.9 * SPECint(R)_base2006 15.2 SPECint2006 Not Run HARDWARE -------- CPU Name: Intel Xeon X3220 CPU Characteristics: 1066MHz system bus CPU MHz: 2400 FPU: Integrated CPU(s) enabled: 4 cores, 1 chip, 4 cores/chip CPU(s) orderable: 1 chip Primary Cache: 32 KB I + 32 KB D on chip per core Secondary Cache: 8 MB I+D on chip per chip, 4 MB shared / 2 cores L3 Cache: None Other Cache: None Memory: 8 GB (4 x 2GB PC2-5300 ECC) Disk Subsystem: 1 x 73 GB SAS, 10000 RPM Other Hardware: None SOFTWARE -------- Operating System: Microsoft Windows Server 2003 Enterprise x64 Edition + SP1 (64-bit) Compiler: Intel C++ Compiler for IA32 version 9.1 Build no 20060816 Microsoft Visual Studio .Net 2003 (for libraries) Auto Parallel: No File System: NTFS System State: Default Base Pointers: 32-bit Peak Pointers: Not Applicable Other Software: Smart Heap Library, Version 8 Base Compiler Invocation ------------------------ C benchmarks: icl -Qvc7.1 -Qc99 C++ benchmarks: icl -Qvc7.1 Base Portability Flags ---------------------- 403.gcc: -DSPEC_CPU_WIN32 464.h264ref: -DSPEC_CPU_NO_INTTYPES -DWIN32 Base Optimization Flags ----------------------- C benchmarks: -fast /F512000000 shlw32m.lib -link /FORCE:MULTIPLE C++ benchmarks: -fast -Qcxx_features /F512000000 shlw32m.lib -link /FORCE:MULTIPLE Base Other Flags ---------------- C benchmarks: 403.gcc: -Dalloca=_alloca The flags file that was used to format this result can be browsed at http://www.spec.org/cpu2006/flags/Intel-ic91-flags.20090714.html You can also download the XML flags source by saving the following link: http://www.spec.org/cpu2006/flags/Intel-ic91-flags.20090714.xml SPEC and SPECint are registered trademarks of the Standard Performance Evaluation Corporation. All other brand and product names appearing in this result are trademarks or registered trademarks of their respective holders. ----------------------------------------------------------------------------- For questions about this result, please contact the tester. For other inquiries, please contact webmaster@spec.org. Copyright 2006-2014 Standard Performance Evaluation Corporation Tested with SPEC CPU2006 v1.0. Report generated on Tue Jul 22 10:15:10 2014 by CPU2006 ASCII formatter v6932. Originally published on 6 February 2007.